Difference between revisions of "DATE 2025"

From Openresearch
Jump to: navigation, search
 
Line 10: Line 10:
 
|Country=France
 
|Country=France
 
|Submitted papers=1213
 
|Submitted papers=1213
|Accepted papers=339
+
|Accepted papers=303
 
|Accepted short papers=86
 
|Accepted short papers=86
 
|has Proceedings Link=https://ieeexplore.ieee.org/xpl/conhome/10992638/proceeding
 
|has Proceedings Link=https://ieeexplore.ieee.org/xpl/conhome/10992638/proceeding

Latest revision as of 18:11, 27 November 2025

DATE 2025
2025 Design, Automation & Test in Europe Conference
Event in series DATE
Dates 2025/03/31 (iCal) - 2025/04/02
Homepage: https://date25.date-conference.com/
Location
Location: Lyon, France
Loading map...

Accepted short papers: 86
Papers: Submitted 1213 / Accepted 303 (25 %)
Table of Contents


Call for Papers

The DATE conference is the main European event bringing together designers and design automation users, researchers and vendors as well as specialists in the hardware and software design, test and manufacturing of electronic circuits and systems. DATE puts a strong emphasis on both technology and systems, covering ICs/SoCs, reconfigurable hardware and embedded systems as well as embedded software.

Conference Scope

The conference addresses all aspects of research into technologies for electronic and (embedded) systems engineering. It covers the design process, test and tools for design automation of electronic products ranging from integrated circuits to distributed large-scale systems. This includes both hardware and embedded software design issues. The conference scope also includes the elaboration of design requirements and new architectures for challenging application fields such as sustainable computing, smart societies and digital wellness, secure systems, autonomous systems and smart industry, and state of the art applications of artificial intelligence. Engineers, scientists and researchers involved in innovative industrial designs are particularly encouraged to submit papers to foster feedback from design to research.

Topic Areas for Submission

Within the scope of the conference, the main areas of interest are organised in the following tracks. Submissions can be made to any of the track topics.

Track D: Design Methods and Tools, addresses design automation, design tools and hardware architectures for electronic and embedded systems. The emphasis is on methods, algorithms, and tools related to the use of computers in designing complete systems. The track focus includes significant improvements on existing design methods and tools as well as forward-looking approaches to model and design future system architectures, design flows, and environments.

This track is organised in the following topics:

  • D1 System-level design methodologies and high-level synthesis
  • D2 System simulation and validation
  • D3 Formal methods and verification
  • DT4 Design and test for analog and mixed-signal circuits and systems, and MEMS
  • DT5 Design and test of hardware security primitives
  • DT6 Design and test of secure systems
  • D7 Network on chip and on-chip communication
  • D8 Architectural and microarchitectural design
  • D9 Low-power, energy-efficient and thermal-aware design
  • D10 Approximate computing
  • D11 Reconfigurable systems
  • D12 Logical analysis and design
  • D13 Physical analysis and design
  • D14 Emerging design technologies for future computing
  • D15 Emerging design technologies for future memories
  • D16 Design Automation for Quantum Computing

Track A: Application Design, is devoted to the presentation and discussion of design experiences with a high degree of industrial relevance, real-world implementations, and applications of specific design and test methodologies. Contributions should illustrate innovative or record-breaking design and test methodologies, which will provide viable solutions in tomorrow’s silicon, embedded systems, and large-scale systems.

This track is organised in the following topics:

  • A1 Power-efficiency and Smart Energy Systems for Sustainable Computing
  • A2 Smart Society and Digital Wellness
  • A3 Secure Systems, Circuits and Architectures
  • A4 Autonomous Systems and Smart Industry
  • A5 Applications of Emerging Technologies
  • A6 Applications of Artificial Intelligence Systems

Track T: Test and Dependability, covers all test, design-for-test, reliability, and design-for-robustness issues, at system-, chip-, circuit-, and device-level for both analogue and digital electronics. Topics of interest also include diagnosis, failure mode analysis, debug and post-silicon validation challenges, and test or fault injection methods addressing system security.

This track is organised in the following topics:

  • T1 Modeling and mitigation of defects, faults, variability, and reliability
  • T2 Test generation, test architectures, design for test, and diagnosis
  • T3 Dependability and system-level test
  • DT4 Design and test for analog and mixed-signal circuits and systems, and MEMS
  • DT5 Design and test of hardware security primitives
  • DT6 Design and test of secure systems

Track E: Embedded Systems Design, is devoted to the modelling, analysis, design, verification and deployment of embedded software or embedded/cyber-physical systems. Areas of interest include methods, tools, methodologies and development environments for real-time systems, cyber-physical systems, networked systems, and dependable systems. Emphasis is, also, on model-based design and verification, embedded software platforms, software compilation and integration for these systems.

This track is organised in the following topics:

  • E1 Embedded software architecture, compilers and tool chains
  • E2 Real-time, dependable and privacy-enhanced systems
  • E3 Machine learning solutions for embedded and cyber-physical systems
  • E4 Design methodologies for machine learning architectures
  • E5 Design, specification, modeling and verification for embedded and cyber-physical systems
Facts about "DATE 2025"
Acceptance rate25.0 +
Accepted papers303 +
Accepted short papers86 +
AcronymDATE 2025 +
End dateApril 2, 2025 +
Event in seriesDATE +
Event typeConference +
Has coordinates45° 45' 28", 4° 49' 55"Latitude: 45.757813888889
Longitude: 4.8320111111111
+
Has location cityLyon +
Has location countryCategory:France +
Homepagehttps://date25.date-conference.com/ +
IsAEvent +
Start dateMarch 31, 2025 +
Submitted papers1,213 +
Title2025 Design, Automation & Test in Europe Conference +